Part Number Hot Search : 
DTA124EK JHV36H28 EN1M11 AT89S5 LF15301 M66252FP AD771 P2301
Product Description
Full Text Search
 

To Download CY2XF23FLXCT Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 PRELIMINARY
CY2XF23
High Performance LVDS Oscillator with Frequency Margining - I2C Control
Features

Functional Description
The CY2XF23 is a high performance and high frequency Crystal Oscillator (XO). It uses a Cypress proprietary low noise PLL to synthesize the frequency from an integrated crystal. The output frequency can be changed using the I2C Bus serial interface, allowing easy frequency margin testing in applications. The CY2XF23 is available as a factory configured device or as a field programmable device.
Low Jitter Crystal Oscillator (XO) Less than 1ps Typical RMS Phase Jitter Differential LVDS Output Output Frequency from 50 MHz to 690 MHz Frequency Margining through I2C Bus Factory Configured or Field Programmable Integrated Phase-Locked Loop (PLL) Pb-Free Package: 5.0 x 3.2 mm LCC Supply Voltage: 3.3V or 2.5V Commercial and Industrial Temperature Ranges
Logic Block Diagram
4 CRYSTAL OSCILLATOR LOW-NOISE PLL OUTPUT DIVIDER
PROGRAMMABLE CONFIGURATION I 2C INTERFACE
CLK 5 CLK#
1 SDA 2 SCL
Pinouts
Figure 1. Pin Diagram - 6 Pin Ceramic LCC
SDA 1 SCLK 2 VSS 3
6 VDD 5 CLK# 4 CLK
Table 1. Pin Definitions - 6 Pin Ceramic LCC Pin 1 2 4, 5 6 3 Name SDA SCLK CLK, CLK# VDD VSS I/O CMOS Input LVDS Output Power Power I/O Type I2C Serial Data I2C Serial Clock Differential Output Clock Supply Voltage: 2.5V or 3.3V Ground Description
Cypress Semiconductor Corporation Document Number: 001-53145 Rev. *A
*
198 Champion Court
*
San Jose, CA 95134-1709
* 408-943-2600 Revised June 15, 2009
[+] Feedback
PRELIMINARY
CY2XF23
Functional Description
The CY2XF23 is a phase locked loop (PLL) based high performance clock generator. It uses an internal crystal oscillator as a reference, and outputs one differential LVDS clock. It has an I2C Bus serial interface[1], which is used to change the output frequency. The CY2XF23 comes configured for four different frequencies. At power on, the four configurations are transparently loaded into an internal volatile memory which in turn controls the PLL. The user can switch between the four frequencies through the I2C Bus. The user can also configure the CY2XF23 with new output frequencies by shifting new data into the internal memory. Frequency margining is a common application for this feature. One frequency is used for the standard operating mode of the device, while additional frequencies are available for margin testing, either during product development or in system manufacturing test. Note that all configuration changes made using I2C are temporary and are lost when power is removed from the device. At power on, the device returns to its original state. The configuration for a particular frequency is stored in a 6-byte block of memory, known as a word. The CY2XF23 has four such words, labeled Frequency Word 0 through Frequency Word 3. An additional register byte contains a 2-bit field, which selects one of the four frequency words. By writing to this Select Byte, the user can switch back and forth between the four programmed frequencies. The select byte is always defined to select Frequency Word 0 at power on. When changing the output frequency, the frequency transition is not guaranteed to be smooth. There can be frequency excursions beyond the start frequency and the new frequency. Glitches and runt pulses are possible, and time must be allowed for the PLL to re-lock. If more than four frequencies are needed, the Bus can be used to change any of the four frequency words. When writing frequency words via I2C, users should not change the currently selected word. Instead, write one of the three unselected words before changing the select byte to select that new word. Figure 2 shows how the frequency words are arranged and selected. Figure 2. Frequency Words
Register Address 10h - 15h 16h - 1Bh 1Ch - 21h 22h - 27h 40h Frequency Word 0 Frequency Word 1 Frequency Word 2 Frequency Word 3 Select Byte Bits [1:0] Default = 00
00 01 10 11 Sel
Configuration Software
Cypress provides CyberClocksTM Online web-based software that enables users to create data values for shifting into the frequency words. This software is required because the algorithm is too complicated to describe here. The software is located at www.cyberclocksonline.com. The user specifies the output frequency. The software then calculates the bit stream. The bit stream is generic in the sense that it can be shifted into any of the four Frequency Words. This process is repeated for all frequencies of interest.
Programming Description
The CY2XF23 is a programmable device. Before being used in an application, it must be programmed with the output frequencies and other variables described in a later section. Two different device types are available, each with its own programming flow. They are described in the following sections.
Field Programmable CY2XF23F
Field programmable devices are shipped unprogrammed and must be programmed before being installed on a printed circuit board (PCB). Customers use CyberClocks Online Software to specify the device configuration and generate a JEDEC (extension .jed) programming file. Programming of samples and prototype quantities is available using a Cypress programmer. Third party vendors manufacture programmers for small to large volume applications. Cypress's value added distribution partners also provide programming services. Field programmable devices are designated with an "F" in the part number. They are intended for quick prototyping and inventory reduction. The CY2XF23 is one time programmable (OTP).
Factory Configured CY2XF23
For customers wanting ready-to-use devices, the CY2XF23 is available with no field programming required. All requests are submitted to the local Cypress Field Application Engineer (FAE) or sales representative. After the request is processed, the user receives a new part number, samples, and data sheet with the programmed values. This part number is used for additional sample requests and production orders.
I 2C
Control
PLL
Note 1. The serial interface is I2C Bus compliant, with the following exceptions: SDA input leakage current, SDA input capacitance, SDA and SCLK are clamped to VDD, setup time, and output hold time.
Document Number: 001-53145 Rev. *A
Page 2 of 11
[+] Feedback
PRELIMINARY
CY2XF23
Programming Variables
Output Frequencies
The CY2XF23 is programmed with up to four independent output frequencies, which are then selected using the I2C interface. The device can synthesize frequencies to a resolution of 1 part per million (ppm), but the actual accuracy of the output frequency is limited by the accuracy of the integrated reference crystal. The CY2XF23 has an output frequency range of 50 MHz to 690 MHz, but the range is not continuous. The CY2XF23 cannot generate frequencies in the ranges of 521 MHz to 529 MHz, and 596 MHz to 617 MHz.
Table 3. Frequency Words Frequency Word 0 1 2 3 Byte Addresses (hex) 10h to 15h 16h to 1Bh 1Ch to 21h 22h to 27h Word Select (Select Byte 40h) 00 01 10 11
Table 4. Register 40h: Select Byte Bits 7:2 1:0 Default Value Name (binary) 000000 Reserved 00 Description
Industrial Versus Commercial Device Performance
Industrial and Commercial devices have different internal crystals. This has a potentially significant impact on performance levels for applications requiring the lowest possible phase noise. CyberClocks Online Software displays expected performance for both options.
Phase Noise Versus Jitter Performance
In most cases, the device configuration for optimal phase noise performance is different from the device configuration for optimal cycle to cycle or period jitter. CyberClocks Online Software includes algorithms to optimize performance for either parameter. Table 2. Device Programming Variables Variable Output Frequency 0 Output Frequency 1 Output Frequency 2 Output Frequency 3 Optimization (phase noise or jitter) Temperature range (Commercial or Industrial)
Reserved. Always write this value. Word Select Selects the Frequency Word to determine the output frequency. 00 selects Word 0; 01 selects Word 1; 10 selects Word 2; 11 selects Word 3.
Serial Interface Protocol and Timing
The CY2XF23 uses pins SDA and SCLK for an I2C Bus that operates up to 100 kbits/sec in Read or Write mode. The CY2XF23 is always a slave on this bus, meaning that it never initiates a bus transaction. The basic Write protocol is as follows: Start Bit; 7-bit Device Address (DA); R/W Bit; Slave Clock Acknowledge (ACK); 8-bit Memory Address (MA); ACK; 8-bit Data; ACK; 8-bit Data in MA+1 if desired; ACK; 8-bit Data in MA+2; ACK; and so on, until STOP Bit. The basic serial format is illustrated in Figure 4 on page 5.
Device Address
The device address is a 7-bit value. The default serial interface address is 69H.
Memory Map
Five fields can be written via the Bus. Four frequency words define the output frequency. As shown in Table 3, each of these words is a 6-byte field. When writing to a frequency word, all 6 bytes should be written. They may be written either as individual byte writes, or as a block write. The currently selected frequency word should not be written to. All four words are symmetrical, meaning that a 6-byte value that is valid for one word is also valid for any of the other words, and produces the same frequency. The fifth field is the select byte, located at byte address 40h. The value written into the two least significant bits determines the active frequency word. The other bits of the byte are reserved and should be written with the values indicated in the table. Users should never write to any address other than the 25 bytes described here. I2C
Data Valid
Data is valid when the clock is HIGH, and may only be transitioned when the clock is LOW as illustrated in Figure 5 on page 5.
Data Frame
Every new data frame is indicated by a start and stop sequence, as illustrated in Figure 6 on page 5. START Sequence - Start Frame is indicated by SDA going LOW when SCLK is HIGH. Every time a start signal is given, the next 8-bit data must be the device address (seven bits) and a R/W bit, followed by register address (eight bits) and register data (eight bits). STOP Sequence - Stop Frame is indicated by SDA going HIGH when SCLK is HIGH. A Stop Frame frees the bus for writing to another part on the same bus or writing to another random register address.
Acknowledge Pulse
During Write Mode, the CY2XF23 responds with an Acknowledge (ACK) pulse after every eight bits. This is accomplished by pulling the SDA line LOW during the N*9th clock cycle as illustrated in Figure 7 on page 6. (N = the number of bytes transmitted). After the data packet is sent during Read Mode, the master generates the acknowledge.
Document Number: 001-53145 Rev. *A
Page 3 of 11
[+] Feedback
PRELIMINARY
CY2XF23
Write Operations
Writing Individual Bytes
A valid write operation must have a full 8-bit register address after the device address word from the master, which is followed by an acknowledge bit from the slave (SDA = 0/LOW). The next eight bits must contain the data word intended for storage. After the data word is received, the slave responds with another acknowledge bit (SDA = 0/LOW), and the master must end the write sequence with a STOP condition.
the CY2XF23 receives the slave address with the R/W bit set to a `1', the CY2XF23 issues an acknowledge and transmits the 8-bit word. The master device does not acknowledge the transfer, but does generate a STOP condition, which causes the CY2XF23 to stop transmission.
Random Read
Through random read operations, the master may access any memory location. To perform this type of read operation, first the word address must be set. This is accomplished by sending the address to the CY2XF23 as part of a write operation. After the word address is sent, the master generates a START condition following the acknowledge. This terminates the write operation before any data is stored in the address, but not before the internal address pointer is set. Next the master reissues the control byte with the R/W byte set to `1'. The CY2XF23 then issues an acknowledge and transmits the 8-bit word. The master device does not acknowledge the transfer, but does generate a STOP condition which causes the CY2XF23 to stop transmission.
Writing Multiple Bytes
To write more than one byte at a time, the master does not end the write sequence with a stop condition. Instead, the master can send multiple contiguous bytes of data to be stored. After each byte, the slave responds with an acknowledge bit, just like after the first byte, and accept data until the acknowledge bit is responded to by the STOP condition. When receiving multiple bytes, the CY2XF23 internally increments the register address.
Read Operations
Read operations are initiated the same way as Write operations except that the R/W bit of the slave address is set to `1' (HIGH). There are three basic read operations: current address read, random read, and sequential read.
Sequential Read
Sequential read operations follow the same process as random reads except that the master issues an acknowledge instead of a STOP condition after transmission of the first 8-bit data word. This action results in an incrementing of the internal address pointer, and subsequently output of the next 8-bit data word. By continuing to issue acknowledges instead of STOP conditions, the master may serially read the entire contents of the slave device memory. When the internal address pointer points to the FFh register, after the next increment, the pointer will point to the 00h register.
Current Address Read
The CY2XF23 has an onboard address counter that retains 1 more than the address of the last word access. If the last word written or read was word `n', then a current address read operation would return the value stored in location `n+1'. When
Figure 3. Data Transfer Sequence on the Serial Bus
SCLK
SDA
START Condition Address or Acknowledge Valid Data may be changed STOP Condition
Document Number: 001-53145 Rev. *A
Page 4 of 11
[+] Feedback
PRELIMINARY
CY2XF23
Figure 4. Data Frame Architecture
1 Bit 1 Bit Slave R/W = 0 ACK 7-bit Device Address 1 Bit Slave ACK 1 Bit Slave ACK 8-bit Register Data (XXH+1) 1 Bit Slave ACK 8-bit Register Data (XXH+2) 1 Bit Slave ACK 8-bit Register Data (FFH) 1 Bit Slave ACK 1 Bit Slave ACK 1 Bit Slave ACK
SDA Write
Multiple Contiguous Registers
Start Signal
8-bit Register Address (XXH)
8-bit Register Data (XXH)
8-bit Register Data (00H) Stop Signal
SDA Read
Current Address Read Start Signal
1 Bit 1 Bit Slave R/W = 1 ACK 7-bit Device Address
1 Bit Slave ACK
1 Bit Master ACK
8-bit Register Data Stop Signal
SDA Read
Multiple Contiguous Registers
Start Signal
1 Bit 1 Bit Slave R/W = 0 ACK 7-bit Device Address
1 Bit Slave ACK
1 Bit Master ACK 8-bit Register Data (XXH)
1 Bit Master ACK 8-bit Register Data (XXH+1)
1 Bit Master ACK 8-bit Register Data (FFH)
1 Bit Master ACK
1 Bit Master ACK
1 Bit Master ACK
8-bit Register Address (XXH)
7-bit Device Address +R/W=1
8-bit Register Data (00H) Stop Signal
Repeated Start bit
Figure 5. Data Valid and Data Transition Periods
Transition to next Bit
Data Valid
SDA
tDH
tSU
CLKHIGH VIH
SCLK
VIL
CLKLOW
Figure 6. Start and Stop Frame
SDA
START
Transition to next Bit
SCLK
STOP
Document Number: 001-53145 Rev. *A
Page 5 of 11
[+] Feedback
PRELIMINARY
CY2XF23
Figure 7. Frame Format (Device Address, R/W, Register Address, Register Data)
SDA +
START DA6 DA5 DA0 R/W ACK RA7
+
RA6 RA1 RA0 ACK D7 D6
+
D1 D0 ACK STOP
+ SCLK
+
+
Absolute Maximum Conditions
Parameter VDD VIN[2] TS TJ ESDHBM JA[3] Supply Voltage Input Voltage, DC Temperature, Storage Temperature, Junction ESD Protection (Human Body Model) Thermal Resistance, Junction to Ambient JEDEC STD 22-A114-B 0 m/s airflow Relative to VSS Non Operating Description Condition Min -0.5 -0.5 -55 -40 2000 64 Max 4.4 VDD+0.5 135 135 Unit V V C C V C/W
Operating Conditions
Parameter VDD TPU TA 3.3V Supply Voltage Range 2.5V Supply Voltage Range Power Up Time for VDD to Reach Minimum Specified Voltage (Power Ramp is Monotonic) Ambient Temperature (Commercial) Ambient Temperature (Industrial) Description Min 3.135 2.375 0.05 0 -40 Typ 3.3 2.5 - - - Max 3.465 2.625 500 70 85 Unit V V ms C C
DC Electrical Characteristics
Parameter IDD[4] Description Operating Supply Current Condition VDD = 3.465V, CLK = 150 MHz, output terminated VDD = 2.625V, CLK = 150 MHz, output terminated VOD VOD VOS VOS LVDS Differential Output Voltage Change in VOD between Complementary Output States LVDS Offset Output Voltage Change in VOS between Complementary Output States VDD = 3.3V or 2.5V, defined in Figure 8 as terminated in Figure 13 VDD = 3.3V or 2.5V, defined in Figure 8 as terminated in Figure 13 VDD = 3.3V or 2.5V, defined in Figure 9 as terminated in Figure 13 VDD = 3.3V or 2.5V, RTERM = 100 between CLK and CLK# Min - - 250 - 1.125 - Typ - - - - - - Max 120 115 450 50 1.375 50 Unit mA mA mV mV V mV
Notes 2. The voltage on any input or I/O pin cannot exceed the power pin during power up. 3. Simulated. The board is derived from the JEDEC multilayer standard. It measures 76 x 114 x 1.6 mm and has 4-layers of copper (2/1/1/2 oz.). The internal layers are 100% copper planes, while the top and bottom layers have 50% metalization. No vias are included in the model. 4. IDD includes ~4 mA of current that is dissipated externally in the output termination resistors.
Document Number: 001-53145 Rev. *A
Page 6 of 11
[+] Feedback
PRELIMINARY
CY2XF23
DC Electrical Characteristics (continued)
Parameter VOLS VIH VIL IIH0 IIH1 IIL0 IIL1 CIN0[5] CIN1[5] Description Output Low Voltage (SDA) Input High Voltage Input Low Voltage Input High Current (SDA) Input High Current (SCLK) Input Low Current (SDA) Input Low Current (SCLK) Input Capacitance (SDA) Input Capacitance (SCLK) Input = VDD Input = VDD Input = VSS Input = VSS IOL = 4 mA Condition Min - 0.7*VDD - - - -50 -20 - - Typ - - - - - - - 15 4 Max 0.1*VDD - 0.3*VDD 115 10 - - - - Unit V V V A A A A pF pF
AC Electrical Characteristics[5]
Parameter FOUT FSC FSI AG TDC TR, TF TLOCK Description Output Frequency[7] Frequency Stability, commercial devices[6] Frequency Stability, industrial devices[6] Aging, 10 years Output Duty Cycle Output Rise and Fall Time Startup Time F <= 450 MHz, measured at zero crossing F > 450 MHz, measured at zero crossing 20% and 80% of full output swing Time for CLK to reach valid frequency measured from the time VDD = VDD(min.) Time for CLK to reach valid frequency from serial bus change to select bits in register 40h, measured from I2C STOP fOUT = 106.25 MHz (12 kHz-20 MHz) VDD = min to max, TA = 0C to 70C VDD = min to max, TA = -40 to 85C Condition Min 50 - - - 45 40 - - Typ - - - - 50 50 350 - Max 690 35 55 15 55 60 - 10 Unit MHz ppm ppm ppm % % ps ms
TLSER
Relock Time
-
-
10
ms
TJitter()
RMS Phase Jitter (Random)
-
1
-
ps
Notes 5. Not 100% tested, guaranteed by design and characterization. 6. Frequency stability is the maximum variation in frequency from F0. It includes initial accuracy, plus variation from temperature and supply voltage. 7. This parameter is specified in CyberClocks Online software.
Document Number: 001-53145 Rev. *A
Page 7 of 11
[+] Feedback
PRELIMINARY
CY2XF23
I2C Bus Timing Specifications[5]
Parameter fSCLK tHD:STA tLOW tHIGH tSU:DAT tHD:DAT tHD:DO tSR tSF tSU:STO tBUF SCLK frequency Start mode time from SDA LOW to SCLK LOW SCLK LOW period SCLK HIGH period Input data setup (SDA transition to SCLK rising edge) Input data hold (SCLK falling edge to SDA transition) Output data hold (SCLK falling edge to SDA transition) Rise time of SCLK and SDA Fall time of SCLK and SDA Stop mode time from SCLK HIGH to SDA HIGH Stop mode to Start mode 4 4.7 4 4.7 4 1000 0 200 300 300 Description Min Max 100 Unit kHz s s s ns ns ns ns ns s s
Switching Waveforms
Figure 8. Output Voltage Swing
CLK# VOD1 CLK VOD = VOD1 - VOD2 VOD2
Figure 9. Output Offset Voltage
CLK
50 50
CLK#
V OS
Figure 10. Duty Cycle Timing
CLK TDC = CLK# TPW TPERIOD TPW TPERIOD
Document Number: 001-53145 Rev. *A
Page 8 of 11
[+] Feedback
PRELIMINARY
CY2XF23
Figure 11. Output Rise and Fall Time
CLK#
20% TR
80%
80% 20% TF
CLK
Figure 12. RMS Phase Jitter
Phase noise
Noise Power Phase noise mark
Offset Frequency f1 RMS Jitter = f2 Area Under the Masked Phase Noise Plot
Termination Circuits
Figure 13. LVDS Termination
CLK 100 CLK#
Document Number: 001-53145 Rev. *A
Page 9 of 11
[+] Feedback
PRELIMINARY
CY2XF23
Ordering Information
Part Number[8] Pb-Free CY2XF23FLXCT CY2XF23FLXIT CY2XF23LXCxxxT CY2XF23LXIxxxT Field Programmable Field Programmable Factory Configured Factory Configured 6-Pin Ceramic LCC SMD - Tape and Reel 6-Pin Ceramic LCC SMD - Tape and Reel 6-Pin Ceramic LCC SMD - Tape and Reel 6-Pin Ceramic LCC SMD - Tape and Reel Commercial, 0 to 70C Industrial, -40 to 85C Commercial, 0 to 70C Industrial, -40 to 85C Configuration Package Description Product Flow
Package Drawings and Dimensions
Figure 14. 6-Pin 3.2x5.0 mm Ceramic LCC LZ06A
0.50
SIDE VIEW
1.30 Max
2.54 TYP. 0.64 TYP.
0.10 R REF. TYP. TYP. 0.20 R REF.
4 5 6
5.0
0.32 R INDEX
7
10
TYP.
9 8 3 2 1
TOP VIEW BOTTOM VIEW
Dimensions in mm General Tolerance: 0.15MM Kyocera dwg ref KD-VA6432-A Package Weight ~ 0.12 grams
001-10044-**
.
Note 8. "xxx" is a factory assigned code that identifies the programming option.
Document Number: 001-53145 Rev. *A
0.10 REF.
Page 10 of 11
0.45 REF.
1.27
[+] Feedback
3.2
1.2 TYP.
PRELIMINARY
CY2XF23
Document History Page
Document Title: CY2XF23 High Performance LVDS Oscillator with Frequency Margining - I2C Control Document Number: 001-53145 REV. ** *A ECN NO. 2704379 2718898 Orig. of Change KVM/PYRS WWZ Submission Date 05/11/2009 06/15/09 New data sheet Minor ECN to post data sheet to external web Description of Change
Sales, Solutions, and Legal Information
Worldwide Sales and Design Support
Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.
Products
PSoC Clocks & Buffers Wireless Memories Image Sensors psoc.cypress.com clocks.cypress.com wireless.cypress.com memory.cypress.com image.cypress.com
PSoC Solutions
General Low Power/Low Voltage Precision Analog LCD Drive CAN 2.0b USB psoc.cypress.com/solutions psoc.cypress.com/low-power psoc.cypress.com/precision-analog psoc.cypress.com/lcd-drive psoc.cypress.com/can psoc.cypress.com/usb
(c) Cypress Semiconductor Corporation, 2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.
Document Number: 001-53145 Rev. *A
Revised June 15, 2009
Page 11 of 11
CyberClocks is a trademark of Cypress Semiconductor Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders.
[+] Feedback


▲Up To Search▲   

 
Price & Availability of CY2XF23FLXCT

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X